# I<sup>2</sup>C Module

## Summary

 $I^2C$  is a two-wire, bidirectional serial bus that provides a simple, efficient method of data exchange, minimizing the interconnection between devices. This bus is suitable for applications requiring occasional communications over a short distance between many devices. The flexible  $I^2C$  allows additional devices to be connected to the bus for expansion and system development. The interface operates up to 100 kbps with maximum bus loading and timing. The  $I^2C$  system is a true multiple-master bus including arbitration and collision detection that prevents data corruption if multiple devices attempt to control the bus simultaneously. This feature supports complex applications with multiprocessor control and can be used for rapid testing and alignment of end products through external connections to an assembly-line computer.

#### Features

- $\succ$  Compatibility with I<sup>2</sup>C bus standard.
- Support for 5-V tolerant devices.
- Multiple-master operation.
- Software-programmable for one of 64 different serial clock frequencies.
- Software-selectable acknowledge bit.
- > Interrupt-driven, byte-by-byte data transfer.
- > Arbitration-lost interrupt with automatic mode switching from master to slave.
- > Transfer completion and read configure interrupt.
- Start and stop signal generation/detection.
- Repeated START signal generation.
- > Acknowledge bit generation/detection.
- Bus-busy detection.

#### **Performance and Characteristics**

- $\blacktriangleright$  I<sup>2</sup>C Gate Number is 2366
- ➢ Process: 0.18µm (WCS, 1.62V, 120°)

### Deliverables

- Verilog HDL source code
- Verilog HDL test pattern
- Documentation

To obtain more information about the I<sup>2</sup>C or other C\*Core<sup>TM</sup> products, please contact the C\*Core Technology Co., Ltd. by phone: 0512-68091377, email: <u>support@china-core.com</u> or web: <u>http://www.china-core.com</u>. C\*Core<sup>TM</sup> is a trade mark of C\*Core Co., Ltd.